

## TECHNICAL BULLETIN Differences Between the GT-64260-B-0 and the GT-64260A

The following table summarizes the differences between the GT-64260-B-0 and the GT-64260A.

Table 1: Differences of Existing Features Between the GT-64260-B-0 and the GT-64260A

| Feature/Errata          | GT-64260-B-0                                                                                                                                                                                                                                      | GT-64260A                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Features Changes        |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Revision ID             | The Revision ID in the PCI Configuration register for the GT-64260-B-0 is 0x1.                                                                                                                                                                    | The Revision ID in the PCI Configuration register for the GT-64260A is 0x10.                                                                                                                                                                                                                                                                                                                |  |
| Clock Frequency         | The GT-64260-B-0 maximum TClk frequency is 100MHz.                                                                                                                                                                                                | The GT-64260A maximum TClk frequency is 133MHz.                                                                                                                                                                                                                                                                                                                                             |  |
| Baude Rate Generators   | The GT-64260-B-0 contains three baude rate generators.                                                                                                                                                                                            | The GT-64260A only contains two baude rate generators. BRG2 was removed.                                                                                                                                                                                                                                                                                                                    |  |
| PCI Arbiter             | The GT-64260-B-0 PCI arbiter is a weighted round robin arbiter.                                                                                                                                                                                   | The GT-64260A implements a fixed round robin arbiter (priorities are no longer supported).                                                                                                                                                                                                                                                                                                  |  |
| Access To I2O Registers | The GT-64260-B-0 I2O registers can be mapped for PCI accesses in the first 4Kbyte of SCS[0] BAR space or as part of the GT-64260-B-0 Internal Registers space. It depends on the setting of the PCI Address Decode Control register's MsgAcc bit. | The GT-64260A I2O registers can only be mapped for PCI accesses in the first 4Kbyte of SCS[0] BAR space.                                                                                                                                                                                                                                                                                    |  |
| CPU Bus Arbiter Pinout  | When configured to use an external CPU bus arbiter, the GT-64260-B-0 drives its bus request on pin BG0*/GT_BR* (ball H28).                                                                                                                        | When configured to use an external CPU bus arbiter, the GT-64260A drives its bus request on pin BG1* (ball H29). This ball is now named BG1*/GT_BR*.                                                                                                                                                                                                                                        |  |
| Reset Strapping         | The GT-64260-B-0 has some reset strapping over the 32-bit device bus (AD[31:0]).                                                                                                                                                                  | The GT-64260A AD[27:19] reset strapping has been changed, as follows:  • AD[23:19]: Must pull down.  • AD[24]: Internal space address window default value.  0 - GT-64260-B-0 compatible (0x1400.0000)  1 - New value (0xF100.0000)  • AD[27:25]: Must pull low.  All PCI features that were configured via AD[27:19] reset strapping (VPD, MSI, BIST, CPCI Hot Swap, PMG) are now enabled. |  |



Table 2: New Features in the GT-64260A That do not Exist in the GT-64260-B-0

| Feature/Errata                                 | GT-64260-B-0                                                                                                                                                                                                                                                                                                                                                                    | GT-64260A                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mask BR1*                                      | When running the GT-64260-B-0 in dual CPU configuration (60x mode), external hardware is required to keep one CPU waiting, while the other CPU is booting and initializing the system.                                                                                                                                                                                          | The GT-64260A 60x bus arbiter, wakes up with BR1* input masked. This feature allows CPU0 to boot and initialize the system, while CPU1 does not gain bus arbitration. CPU1 arbitration is only enabled when the CPU Master Configuration register's Mask BR1 bit is set.                                                                                                                          |
| AACK* Delay                                    | The GT-64260-B-0 when running in MPX bus mode, asserts AACK* on the next cycle after TS* assertion. This behavior restricts the MPC7450 clocks ratios of x5 or higher.                                                                                                                                                                                                          | The GT-64260A supports a delay of the AACK* assertion by an additional one or two cycles after TS* assertion.                                                                                                                                                                                                                                                                                     |
| Pullups On CPU Data Bus                        | The GT-64260-B-0 DH[0-31], DL[0-31], and DP[0-3] must have pullups on board. This is to prevent data bus floating for many cycles.                                                                                                                                                                                                                                              | The GT-64260A integrates pullups inside the DH[0-31], DL[0-31], and DP[0-3] pads. This eliminates the need for external pullups.                                                                                                                                                                                                                                                                  |
| Simple UART                                    | The GT-64260-B-0 MPSC requires the CPU to handle descriptors chain(s) in memory.                                                                                                                                                                                                                                                                                                | When configured to UART, the GT-64260A MPSC can work on a register read/write basis, without handling descriptor chain(s) in memory.                                                                                                                                                                                                                                                              |
| ISL                                            | The GT-64260-B-0 only supports ISL on the Ethernet ports in MII mode.                                                                                                                                                                                                                                                                                                           | The GT-64260A supports ISL on the Ethernet ports in MII and RMII modes                                                                                                                                                                                                                                                                                                                            |
| Sync Burst SRAM                                | When interfacing a Sync Burst SRAM on the GT-64260-B-0 device bus, data can be read every third cycle.                                                                                                                                                                                                                                                                          | The GT-64260A device controller supports a new timing parameter - AddrSkew. This new parameter enables toggling of the burst address two cycles prior to the read data sample window. This results in the ability to read bursts from a Sync Burst SRAM with no wait states between the burst data beats.                                                                                         |
| GPP Interrupts                                 | The GT-64260-B-0 MPPs, when configured as GPP input pins, can be used to collect external interrupts. However, in this configuration, they act as edge trigger interrupts. If after the interrupt handler cleared the interrupt bit in the GPP Interrupt Cause register, the external interrupt generator still keeps the GPP input asserted, this interrupt is not registered. | The GT-64260A also supports level sensitive GPP interrupts. If the new GPP_mode bit in the Comm Unit Arbiter Control register is set to '1', the GPP inputs act as level interrupts. The interrupt is an OR of all non masked GPP inputs. In this mode, the GPP Interrupt Cause register is not used and the interrupt handler clears the interrupt directly in the external interrupt generator. |
| Internal Space Address<br>Window Default Value | The GT-64260-B-0 Internal space address window default value is 0x1400.0000                                                                                                                                                                                                                                                                                                     | The GT-64260A supports an alternative default value of 0xF100.0000. The default value is determined via AD[24] strapping option.                                                                                                                                                                                                                                                                  |



Table 3: Erratas in the GT-64260-B-0 Corrected in the GT-64260A

| Feature/Errata                                                                                                                                                                                                                                                                                                                                                                                            | GT-64260-B-0                                                                                                                                                                                                                                                             | GT-64260A                                                                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FErr#1, FErr#2, FErr#3, FErr#4, FErr#5, FErr#6, FErr#7, FErr#8, FErr#9, FErr#10, FErr#11, FErr#12, FErr#13, FErr#16, FErr#18, FErr#20, FErr#21, FErr#22, FErr#23, FErr#24, FErr#25, FErr#26,FErr#27, FErr#28, FErr#29, FErr#30, FErr#32, FErr#33, FErr#34, FErr#35, FErr#36, FErr#35, FErr#39, FErr#40, FErr#42, FErr#43, FErr#47, FErr#48, FErr#47, FErr#48, FErr#50, FErr#52, FErr#53, FErr#54, FErr#55 | See GT-64260-B-0 Errata document for full details.                                                                                                                                                                                                                       | All of these erratas are fixed in the GT-64260A                                                                                                                                                                                         |
| FErr#37                                                                                                                                                                                                                                                                                                                                                                                                   | The GT-64260-B-0 always accesses a 32-bit wide device with an even number of word accesses, starting at a 64-bit aligned address. External logic can identify redundant write accesses via the Wr*[3:0] signal. There is no way to identify the redundant read accesses. | The errata still exists in the GT-64260A. However, bit[2] of the transaction address is now driven on AD[2] during the address phase of the device access. This can be used by external logic, to identify the redundant read accesses. |
| R#4, R#7, R#10, R#13,<br>R#14, R#17, R#21, R#23                                                                                                                                                                                                                                                                                                                                                           | See GT-64260-B-0 Restriction document for full details                                                                                                                                                                                                                   | These restrictions no longer exist in the GT-64260A                                                                                                                                                                                     |