FreeCalypso > hg > freecalypso-sw
annotate gsm-fw/bsp/clkm.h @ 624:407c20f90f6a
gsm-fw/cfgmagic/processconf.sh: guard against building L1 for target != gtamodem
| author | Michael Spacefalcon <msokolov@ivan.Harhan.ORG> | 
|---|---|
| date | Sun, 31 Aug 2014 03:04:51 +0000 | 
| parents | afceeeb2cba1 | 
| children | 
| rev | line source | 
|---|---|
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
1 /****************************************************************************** | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
2 TEXAS INSTRUMENTS INCORPORATED PROPRIETARY INFORMATION | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
3 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
4 Property of Texas Instruments -- For Unrestricted Internal Use Only | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
5 Unauthorized reproduction and/or distribution is strictly prohibited. This | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
6 product is protected under copyright law and trade secret law as an | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
7 unpublished work. Created 1987, (C) Copyright 1997 Texas Instruments. All | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
8 rights reserved. | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
9 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
10 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
11 Filename : clkm.h | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
12 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
13 Description : Header file for the CLKM module | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
14 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
15 Project : drivers | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
16 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
17 Author : pmonteil@tif.ti.com Patrice Monteil. | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
18 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
19 Version number : 1.10 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
20 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
21 Date and time : 10/23/01 14:34:54 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
22 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
23 Previous delta : 10/19/01 15:25:25 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
24 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
25 SCCS file : /db/gsm_asp/db_ht96/dsp_0/gsw/rel_0/mcu_l1/release_gprs/mod/emu_p/EMU_P_FRED_CLOCK/drivers1/common/SCCS/s.clkm.h | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
26 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
27 Sccs Id (SID) : '@(#) clkm.h 1.10 10/23/01 14:34:54 ' | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
28 | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
29 * FreeCalypso note: this version of clkm.h originates | 
| 
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
30 * from the MV100-0.1.rar find. | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
31 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
32 *****************************************************************************/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
33 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
34 #include "../include/config.h" | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
35 #include "../include/sys_types.h" | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
36 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
37 #define CLKM_ARM_CLK MEM_CLKM_ADDR /* CLKM ARM CLock Control reg.*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
38 #define CLKM_MCLK_EN 0x0001 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
39 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
40 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
41 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
42 #define MASK_CLKIN 0x0006 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
43 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
44 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
45 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
46 #define CLKM_CLKIN0 0x0002 // Mask to select between DPLL and VTCXO or CLKIN | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
47 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
48 #define CLKM_LOW_FRQ 0x0002 // Mask to select low frequency input CLK_32K | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
49 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
50 #define CLKM_CLKIN_SEL 0x0004 // Mask to select between VTCXO and CLKIN | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
51 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
52 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
53 #define CLKM_ARM_MCLK_XP5 0x0008 // Mask to enable the 1.5 or 2.5 division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
54 #define CLKM_MCLK_DIV 0x0070 // Mask to configure the division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
55 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
56 #define MASK_ARM_MCLK_1P5 0x0008 // Mask to enable the 1.5 division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
57 #define CLKM_MCLK_DIV 0x0030 // Mask to configure the division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
58 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
59 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
60 #define CLKM_DEEP_PWR 0x0f00 // Mask to configure deep power | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
61 #define CLKM_DEEP_SLEEP 0x1000 // Mask to configure deep sleep | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
62 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
63 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
64 #define CLKM_SEL_DPLL 0x0000 // Selection of DPLL for ARM clock generation | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
65 #define CLKM_SEL_VTCXO 0x0001 // Selection of VTCXO for ARM clock generation | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
66 #define CLKM_SEL_CLKIN 0x0003 // Selection of CLKIN for ARM clock generation | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
67 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
68 #define CLKM_ENABLE_XP5 0x0001 // Enable 1.5 or 2.5 division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
69 #define CLKM_DISABLE_XP5 0x0000 // Disable 1.5 or 2.5 division factor | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
70 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
71 #define CLKM_ARM_MCLK_DIV_OFFSET 4 // Offset of ARM_MCLK_DIV bits in CNTL_ARM_CLK register | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
72 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
73 #define CLKM_ARM_CLK_RESET 0x1081 // Reset value of CNTL_ARM_CLK register | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
74 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
75 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
76 #define CLKM_CNTL_ARM_CLK (MEM_CLKM_ADDR + 0x00) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
77 #define CLKM_CNTL_CLK (MEM_CLKM_ADDR + 2) /* CLKM Clock Control reg. */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
78 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
79 #define CLKM_IRQ_DIS 0x0001 // IRQ clock is disabled and enabled according to the sleep command | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
80 #define CLKM_BRIDGE_DIS 0x0002 // BRIDGE clock is disabled and enabled according to the sleep command | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
81 #define CLKM_TIMER_DIS 0x0004 // TIMER clock is disabled and enabled according to the sleep command | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
82 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
83 #define CLKM_DPLL_DIS 0x0008 // DPLL is set in IDLE when both DSP and ARM are respectively in IDLE3 and sleep mode | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
84 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
85 #define CLKM_PLL_SEL 0x0008 // CLKIN input is connected to the PLL | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
86 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
87 #define CLKM_CLKOUT_EN 0x0010 // Enable CLKOUT(2:0) output clocks | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
88 #if (CHIPSET == 4) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
89 #define CLKM_EN_IDLE3_FLG 0x0020 // DSP idle flag control the API wait state | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
90 #define CLKM_VTCXO_26 0x0040 // VTCXO is divided by 2 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
91 #elif (CHIPSET == 6) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
92 #define CLKM_VTCXO_26 0x0040 // VTCXO is divided by 2 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
93 #elif (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
94 #define CLKM_EN_IDLE3_FLG 0x0020 // DSP idle flag control the API wait state | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
95 #define CLKM_VCLKOUT_2 0x0040 // VTCXO is divided by 2 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
96 #define CLKM_VTCXO_2 0x0080 // Input clock to DPLL is divided by 2 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
97 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
98 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
99 #define CLKM_CNTL_RST (MEM_CLKM_ADDR + 4) /* CLKM Reset Control reg. */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
100 #define CLKM_LEAD_RST 0x0002 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
101 #define CLKM_EXT_RST 0x0004 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
102 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
103 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
104 #define DPLL_LOCK 0x0001 // Mask of DPLL lock status | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
105 #define DPLL_BYPASS_DIV 0x000C // Mask of bypass mode configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
106 #define DPLL_PLL_ENABLE 0x0010 // Enable DPLL | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
107 #define DPLL_PLL_DIV 0x0060 // Mask of division factor configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
108 #define DPLL_PLL_MULT 0x0F80 // Mask of multiply factor configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
109 | 
| 
115
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
110 #define DPLL_BYPASS_DIV_1 0x0 // Configuration of bypass mode divided by 1 | 
| 
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
111 #define DPLL_BYPASS_DIV_2 0x1 // Configuration of bypass mode divided by 2 | 
| 
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
112 #define DPLL_BYPASS_DIV_4 0x2 // Configuration of bypass mode divided by 4 | 
| 
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
113 | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
114 #define DPLL_BYPASS_DIV_OFFSET 2 // Offset of bypass bits configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
115 #define DPLL_PLL_DIV_OFFSET 5 // Offset of division bits configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
116 #define DPLL_PLL_MULT_OFFSET 7 // Offset of multiply bits configuration | 
| 
115
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
117 | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
118 #define DPLL_LOCK_DIV_1 0x0000 // Divide by 1 when DPLL is locked | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
119 #define DPLL_LOCK_DIV_2 0x0001 // Divide by 2 when DPLL is locked | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
120 #define DPLL_LOCK_DIV_3 0x0002 // Divide by 3 when DPLL is locked | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
121 #define DPLL_LOCK_DIV_4 0x0003 // Divide by 4 when DPLL is locked | 
| 
115
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
122 | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
123 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
124 #define CLKM_LEAD_PLL_CNTL (MEM_CLKM_ADDR + 6) /* Lead PLL */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
125 #define CLKM_PLONOFF 0x0001 // PLL enable signal | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
126 #define CLKM_PLMUL 0x001e // Mask of multiply factor configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
127 #define CLKM_PLLNDIV 0x0020 // PLL or divide mode selection | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
128 #define CLKM_PLDIV 0x0040 // Mask of multiply factor configuration | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
129 #define CLKM_LEAD_PLL_CNTL_MSK 0x00ef // Mask of PLL control register | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
130 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
131 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
132 #if (CHIPSET == 12) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
133 #define CLKM_CNTL_CLK_DSP (MEM_CLKM_ADDR + 0x8A) /* CLKM CNTL_CLK_REG register */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
134 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
135 #define CLKM_NB_DSP_DIV_VALUE 4 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
136 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
137 #define CLKM_DSP_DIV_1 0x00 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
138 #define CLKM_DSP_DIV_1_5 0x01 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
139 #define CLKM_DSP_DIV_2 0x02 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
140 #define CLKM_DSP_DIV_3 0x03 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
141 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
142 #define CLKM_DSP_DIV_MASK 0x0003 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
143 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
144 extern const double dsp_div_value[CLKM_NB_DSP_DIV_VALUE]; | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
145 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
146 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
147 /* CLKM_DSP_DIV_FACTOR() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
148 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
149 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
150 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
151 /* Functionality : Set the DSP division factor */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
152 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
153 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
154 #define CLKM_DSP_DIV_FACTOR(d_dsp_div) (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK_DSP = d_dsp_div) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
155 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
156 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
157 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
158 /* CLKM_READ_DSP_DIV() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
159 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
160 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
161 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
162 /* Functionality : Read DSP division factor */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
163 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
164 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
165 #define CLKM_READ_DSP_DIV ((* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK_DSP) & CLKM_DSP_DIV_MASK) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
166 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
167 #define CLKM_GET_DSP_DIV_VALUE dsp_div_value[CLKM_READ_DSP_DIV] | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
168 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
169 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
170 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
171 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
172 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
173 /* CLKM_SETLEADRESET() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
174 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
175 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
176 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
177 /* Functionality : Set the LEAD reset signal */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
178 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
179 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
180 #define CLKM_SETLEADRESET (* (volatile SYS_UWORD16 *) CLKM_CNTL_RST |= CLKM_LEAD_RST) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
181 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
182 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
183 /* CLKM_RELEASELEADRESET() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
184 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
185 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
186 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
187 /* Functionality : Release the LEAD reset signal */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
188 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
189 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
190 #define CLKM_RELEASELEADRESET (* (volatile SYS_UWORD16 *) CLKM_CNTL_RST &= ~CLKM_LEAD_RST) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
191 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
192 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
193 /* CLKM_SETEXTRESET() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
194 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
195 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
196 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
197 /* Functionality : Set the external reset signal */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
198 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
199 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
200 #define CLKM_SETEXTRESET ( * (volatile SYS_UWORD16 *) CLKM_CNTL_RST |= CLKM_EXT_RST) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
201 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
202 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
203 /* CLKM_CLEAREXTRESET() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
204 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
205 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
206 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
207 /* Functionality : Clear the external reset signal */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
208 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
209 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
210 #define CLKM_CLEAREXTRESET (* (volatile SYS_UWORD16 *) CLKM_CNTL_RST &= ~CLKM_EXT_RST) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
211 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
212 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
213 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
214 /* CLKM_POWERDOWNARM() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
215 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
216 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
217 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
218 /* Functionality : Power down the ARM mcu */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
219 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
220 #define CLKM_POWERDOWNARM (* (volatile SYS_UWORD16 *) CLKM_ARM_CLK &= ~CLKM_MCLK_EN) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
221 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
222 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
223 /* CLKM_SET1P5() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
224 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
225 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
226 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
227 /* Functionality : Set ARM_MCLK_1P5 bit */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
228 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
229 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
230 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
231 #define CLKM_SETXP5 ( * (volatile SYS_UWORD16 *) CLKM_ARM_CLK |= CLKM_ARM_MCLK_XP5) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
232 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
233 #define CLKM_SET1P5 ( * (volatile SYS_UWORD16 *) CLKM_ARM_CLK |= 0x0008) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
234 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
235 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
236 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
237 /* CLKM_RESET1P5() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
238 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
239 /* Parameters : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
240 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
241 /* Functionality : Reset ARM_MCLK_1P5 bit */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
242 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
243 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
244 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
245 #define CLKM_RESETXP5 ( * (volatile SYS_UWORD16 *) CLKM_ARM_CLK &= ~CLKM_ARM_MCLK_XP5) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
246 #else | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
247 #define CLKM_RESET1P5 ( * (volatile SYS_UWORD16 *) CLKM_ARM_CLK &= 0xfff7) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
248 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
249 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
250 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
251 /* CLKM_INITCNTL() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
252 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
253 /* Parameters : value to write in the CNTL register */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
254 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
255 /* Functionality :Initialize the CLKM Control Clock register */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
256 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
257 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
258 #define CLKM_INITCNTL(value) (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK = value) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
259 | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
260 /* | 
| 
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
261 * NOTE: the version of the CLKM_INITCNTL() macro in the Sotomodem source | 
| 
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
262 * does |= instead of =. It remains to be investigated which is more correct. | 
| 
115
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
263 * | 
| 
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
264 * For now I'll define the ORing version under a different (and more | 
| 
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
265 * descriptive) name: CLKM_CNTL_OR. | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
266 */ | 
| 
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
267 | 
| 
115
 
1e41550feec5
nuc-fw: Init_Target() reconstructed
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
109 
diff
changeset
 | 
268 #define CLKM_CNTL_OR(value) (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK |= value) | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
269 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
270 #if ((CHIPSET != 4) && (CHIPSET != 7) && (CHIPSET != 8) && (CHIPSET != 10) && (CHIPSET != 11) && (CHIPSET != 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
271 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
272 /* CLKM_INITLEADPLL() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
273 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
274 /* Parameters : value to write in the CNTL_PLL LEAD register */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
275 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
276 /* Functionality :Initialize LEAD PLL control register */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
277 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
278 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
279 #define CLKM_INITLEADPLL(value) (* (volatile SYS_UWORD16 *) CLKM_LEAD_PLL_CNTL = value) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
280 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
281 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
282 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
283 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
284 /* CLKM_DPLL_SWITH_OFF_MODE_CONFIG() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
285 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
286 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
287 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
288 /* Functionality : Configure DPLL switch off mode */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
289 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
290 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
291 #define CLKM_DPLL_SWITH_OFF_MODE_CONFIG (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK |= \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
292 (CLKM_DPLL_DIS | CLKM_IRQ_DIS | CLKM_BRIDGE_DIS | CLKM_TIMER_DIS)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
293 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
294 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
295 /* CLKM_RESET_DPLL_SWITH_OFF_MODE_CONFIG() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
296 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
297 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
298 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
299 /* Functionality : Reset configuration of DPLL switch off mode */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
300 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
301 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
302 #define CLKM_RESET_DPLL_SWITH_OFF_MODE_CONFIG (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK &=\ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
303 ~(CLKM_DPLL_DIS | CLKM_IRQ_DIS | CLKM_BRIDGE_DIS | CLKM_TIMER_DIS)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
304 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
305 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
306 /* CLKM_FORCE_API_HOM_IN_IDLE3() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
307 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
308 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
309 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
310 /* Functionality : SAM/HOM wait-state register force to HOM when*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
311 /* DSP is in IDLE3 mode */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
312 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
313 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
314 #define CLKM_FORCE_API_HOM_IN_IDLE3 (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK |= (CLKM_EN_IDLE3_FLG)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
315 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
316 #if (CHIPSET == 4) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
317 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
318 /* CLKM_USE_VTCXO_26MHZ() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
319 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
320 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
321 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
322 /* Functionality : Divide by 2 the clock used by the peripheral */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
323 /* when using external VTCXO at 26 MHz instead */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
324 /* of 13MHz */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
325 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
326 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
327 #define CLKM_USE_VTCXO_26MHZ (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK |= (CLKM_VTCXO_26)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
328 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
329 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
330 /* CLKM_UNUSED_VTCXO_26MHZ() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
331 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
332 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
333 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
334 /* Functionality : Use VTCXO=13MHz */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
335 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
336 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
337 #define CLKM_UNUSED_VTCXO_26MHZ (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK &= ~(CLKM_VTCXO_26)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
338 #elif (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
339 /*---------------------------------------------------------------/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
340 /* CLKM_UNUSED_VTCXO_26MHZ() */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
341 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
342 /* Parameters : None */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
343 /* Return : none */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
344 /* Functionality : Use VTCXO=13MHz */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
345 /*--------------------------------------------------------------*/ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
346 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
347 #define CLKM_USE_VTCXO_26MHZ (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK |= (CLKM_VTCXO_2)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
348 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
349 #define CLKM_UNUSED_VTCXO_26MHZ (* (volatile SYS_UWORD16 *) CLKM_CNTL_CLK &= ~(CLKM_VCLKOUT_2 | CLKM_VTCXO_2)) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
350 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
351 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
352 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
353 #define DPLL_SET_PLL_ENABLE (* (volatile SYS_UWORD16 *) MEM_DPLL_ADDR |= DPLL_PLL_ENABLE) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
354 #define DPLL_RESET_PLL_ENABLE (* (volatile SYS_UWORD16 *) MEM_DPLL_ADDR &= ~DPLL_PLL_ENABLE) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
355 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
356 #define DPLL_INIT_BYPASS_MODE(d_bypass_mode) { \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
357 *((volatile SYS_UWORD16 *) MEM_DPLL_ADDR) &= ~DPLL_BYPASS_DIV; \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
358 *((volatile SYS_UWORD16 *) MEM_DPLL_ADDR) |= (d_bypass_mode << DPLL_BYPASS_DIV_OFFSET); \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
359 } | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
360 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
361 #define DPLL_INIT_DPLL_CLOCK(d_pll_div, d_pll_mult) { \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
362 *((volatile SYS_UWORD16 *) MEM_DPLL_ADDR) &= ~(DPLL_PLL_DIV | DPLL_PLL_MULT); \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
363 *((volatile SYS_UWORD16 *) MEM_DPLL_ADDR) |= (d_pll_div << DPLL_PLL_DIV_OFFSET) |\ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
364 (d_pll_mult << DPLL_PLL_MULT_OFFSET); \ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
365 } | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
366 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
367 #define DPLL_READ_DPLL_DIV ( ((* (volatile SYS_UWORD16 *) MEM_DPLL_ADDR) & DPLL_PLL_DIV) >> DPLL_PLL_DIV_OFFSET) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
368 #define DPLL_READ_DPLL_MUL ( ((* (volatile SYS_UWORD16 *) MEM_DPLL_ADDR) & DPLL_PLL_MULT)>> DPLL_PLL_MULT_OFFSET) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
369 #define DPLL_READ_DPLL_LOCK ( (* (volatile SYS_UWORD16 *) MEM_DPLL_ADDR) & DPLL_LOCK) | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
370 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
371 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
372 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
373 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
374 /* ----- Prototypes ----- */ | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
375 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
376 #if ((CHIPSET == 4) || (CHIPSET == 7) || (CHIPSET == 8) || (CHIPSET == 10) || (CHIPSET == 11) || (CHIPSET == 12)) | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
377 void CLKM_InitARMClock(SYS_UWORD16 clk_src, SYS_UWORD16 clk_div, SYS_UWORD16 clk_xp5); | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
378 #else | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
379 void CLKM_InitARMClock(SYS_UWORD16 clk_src, SYS_UWORD16 clk_div); | 
| 
93
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
380 #endif | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
381 | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
382 void wait_ARM_cycles(SYS_UWORD32 cpt_loop); | 
| 
 
45911ad957fd
nuc-fw: beginning to integrate TI's BSP code
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents:  
diff
changeset
 | 
383 void initialize_wait_loop(void); | 
| 
109
 
91460c8957f0
nuc-fw/bsp: beginning of reconciliation with the Leonardo semi-src version
 
Michael Spacefalcon <msokolov@ivan.Harhan.ORG> 
parents: 
93 
diff
changeset
 | 
384 SYS_UWORD32 convert_nanosec_to_cycles(SYS_UWORD32 time); | 
